# **Dual 4-Input Multiplexer** with 3-State Outputs

The LSTTL/MSI SN74LS253 is a Dual 4-Input Multiplexer with 3-state outputs. It can select two bits of data from four sources using common select inputs. The outputs may be individually switched to a high impedance state with a HIGH on the respective Output Enable  $(\overline{E}_0)$  inputs, allowing the outputs to interface directly with bus oriented systems. It is fabricated with the Schottky barrier diode process for high speed and is completely compatible with all ON Semiconductor TTL families.

- Schottky Process for High Speed
- Multifunction Capability
- Non-Inverting 3-State Outputs
- Input Clamp Diodes Limit High Speed Termination Effects

#### **GUARANTEED OPERATING RANGES**

| Symbol          | Parameter                              | Min  | Тур | Max  | Unit |
|-----------------|----------------------------------------|------|-----|------|------|
| V <sub>CC</sub> | Supply Voltage                         | 4.75 | 5.0 | 5.25 | V    |
| T <sub>A</sub>  | Operating Ambient<br>Temperature Range | 0    | 25  | 70   | °C   |
| I <sub>OH</sub> | Output Current – High                  |      |     | -2.6 | mA   |
| I <sub>OL</sub> | Output Current – Low                   |      |     | 24   | mA   |



#### ON Semiconductor

Formerly a Division of Motorola

http://onsemi.com

# LOW POWER SCHOTTKY



PLASTIC N SUFFIX CASE 648



SOIC D SUFFIX CASE 751B

#### **ORDERING INFORMATION**

| Device     | Package    | Shipping         |  |  |
|------------|------------|------------------|--|--|
| SN74LS253N | 16 Pin DIP | 2000 Units/Box   |  |  |
| SN74LS253D | 16 Pin     | 2500/Tape & Reel |  |  |

1

#### CONNECTION DIAGRAM DIP (TOP VIEW)



|                                 |                                  | LOADING (Note a) |           |  |
|---------------------------------|----------------------------------|------------------|-----------|--|
| PIN NAMES                       |                                  | HIGH             | LOW       |  |
| S <sub>0</sub> , S <sub>1</sub> | Common Select Inputs             | 0.5 U.L.         | 0.25 U.L. |  |
| Multiplexer A                   |                                  |                  |           |  |
| $\overline{E}_{0a}$             | Output Enable (Active LOW) Input | 0.5 U.L.         | 0.25 U.L. |  |
| $I_{0a} - I_{3a}$               | Multiplexer Inputs               | 0.5 U.L.         | 0.25 U.L. |  |
| Za                              | Multiplexer Output               | 65 U.L.          | 15 U.L.   |  |
| Multiplexer B                   |                                  |                  |           |  |
| E <sub>0b</sub>                 | Output Enable (Active LOW) Input | 0.5 U.L.         | 0.25 U.L. |  |
| $I_{0b} - I_{3b}$               | Multiplexer Inputs               | 0.5 U.L.         | 0.25 U.L. |  |
| Z <sub>b</sub>                  | Multiplexer Output               | 65 U.L.          | 15 U.L.   |  |

#### NOTES:

a) 1 TTL Unit Load (U.L.) = 40  $\mu$ A HIGH/1.6 mA LOW.

#### **LOGIC SYMBOL**



### LOGIC DIAGRAM



#### **FUNCTIONAL DESCRIPTION**

The LS253 contains two identical 4-Input Multiplexers with 3-state outputs. They select two bits from four sources selected by common select inputs (S<sub>0</sub>, S<sub>1</sub>). The 4-input multiplexers have individual Output Enable ( $\overline{E}_{0a}$ ,  $\overline{E}_{0b}$ ) inputs which when HIGH, forces the outputs to a high impedance (high Z) state.

The LS253 is the logic implementation of a 2-pole, 4-position switch, where the position of the switch is determined by the logic levels supplied to the two select inputs. The logic equations for the outputs are shown below:

$$\begin{split} Z_a &= \overline{E}_{0a} \cdot (I_{0a} \cdot \overline{S}_1 \cdot \overline{S}_0 + I_{1a} \cdot \overline{S}_1 \cdot S_0 \cdot I_{2a} \cdot S_1 \cdot \overline{S}_0 + I_{3a} \cdot S_1 \cdot S_0) \\ Z_b &= \overline{E}_{0b} \cdot (I_{0b} \ \overline{S}_1 \ \overline{S}_0 + I_{1b} \cdot \overline{S}_1 \cdot S_0 \ I_{2b} \cdot S_1 \cdot \overline{S}_0 + I_{3b} \cdot S_1 \cdot S_0) \end{split}$$

If the outputs of 3-state devices are tied together, all but one device must be in the high impedance state to avoid high currents that would exceed the maximum ratings. Designers should ensure that Output Enable signals to 3-state devices whose outputs are tied together are designed so that there is no overlap.

**TRUTH TABLE** 

| SELECT<br>INPUTS |                |                | DATA           | INPUTS         | 6              | OUTPUT<br>ENABLE | OUTPUT |
|------------------|----------------|----------------|----------------|----------------|----------------|------------------|--------|
| S <sub>0</sub>   | S <sub>1</sub> | I <sub>0</sub> | I <sub>1</sub> | l <sub>2</sub> | l <sub>3</sub> | Ē₀               | Z      |
| Х                | Х              | Χ              | Х              | Χ              | Х              | Н                | (Z)    |
| L                | L              | L              | X              | X              | Χ              | L                | L      |
| L                | L              | Н              | Χ              | Χ              | Χ              | L                | Н      |
| Н                | L              | Х              | L              | Χ              | Χ              | L                | L      |
| Н                | L              | Х              | Н              | Χ              | Χ              | L                | Н      |
| L                | Н              | Х              | X              | L              | Χ              | L                | L      |
| L                | Н              | Х              | Χ              | Н              | Χ              | L                | Н      |
| Н                | Н              | Х              | X              | Χ              | L              | L                | L      |
| Н                | Н              | Χ              | Х              | Χ              | Н              | L                | Н      |

H = HIGH Level

L = LOW Level

X = Irrelevant

(Z) = High Impedance (off)

Address inputs  $S_0$  and  $S_1$  are common to both sections.

#### DC CHARACTERISTICS OVER OPERATING TEMPERATURE RANGE (unless otherwise specified)

|                  |                                |     | Limits |      |      |                                                                                    |                                                                         |  |
|------------------|--------------------------------|-----|--------|------|------|------------------------------------------------------------------------------------|-------------------------------------------------------------------------|--|
| Symbol           | Parameter                      | Min | Тур    | Max  | Unit | Test Conditions                                                                    |                                                                         |  |
| V <sub>IH</sub>  | Input HIGH Voltage             | 2.0 |        |      | V    | Guaranteed Input HIGH Voltage for All Inputs                                       |                                                                         |  |
| V <sub>IL</sub>  | Input LOW Voltage              |     |        | 0.8  | V    | Guaranteed Input LOW Voltage for All Inputs                                        |                                                                         |  |
| V <sub>IK</sub>  | Input Clamp Diode Voltage      |     | -0.65  | -1.5 | V    | V <sub>CC</sub> = MIN, I <sub>IN</sub> =                                           | –18 mA                                                                  |  |
| V <sub>OH</sub>  | Output HIGH Voltage            | 2.4 | 3.1    |      | V    | $V_{CC} = MIN$ , $I_{OH} = MAX$ , $V_{IN} = V_{IH}$<br>or $V_{IL}$ per Truth Table |                                                                         |  |
|                  | Output LOW Voltage             |     | 0.25   | 0.4  | ٧    | I <sub>OL</sub> = 12 mA                                                            | $V_{CC} = V_{CC} MIN,$                                                  |  |
| V <sub>OL</sub>  |                                |     | 0.35   | 0.5  | V    | I <sub>OL</sub> = 24 mA                                                            | V <sub>IN</sub> = V <sub>IL</sub> or V <sub>IH</sub><br>per Truth Table |  |
| I <sub>OZH</sub> | Output Off Current HIGH        |     |        | 20   | μΑ   | V <sub>CC</sub> = MAX, V <sub>OUT</sub> = 2.7 V                                    |                                                                         |  |
| l <sub>OZL</sub> | Output Off Current LOW         |     |        | -20  | μΑ   | V <sub>CC</sub> = MAX, V <sub>OU</sub>                                             | T = 0.4 V                                                               |  |
| 1                | lament I II Cl I Commant       |     |        | 20   | μΑ   | V <sub>CC</sub> = MAX, V <sub>IN</sub> = 2.7 V                                     |                                                                         |  |
| IIH              | Input HIGH Current             |     |        | 0.1  | mA   | V <sub>CC</sub> = MAX, V <sub>IN</sub> = 7.0 V                                     |                                                                         |  |
| I <sub>IL</sub>  | Input LOW Current              |     |        | -0.4 | mA   | V <sub>CC</sub> = MAX, V <sub>IN</sub> = 0.4 V                                     |                                                                         |  |
| I <sub>OS</sub>  | Short Circuit Current (Note 1) | -30 |        | -130 | mA   | V <sub>CC</sub> = MAX                                                              |                                                                         |  |
| 1                | Dowar Supply Current           |     |        | 12   | mA   | $V_{CC} = MAX, V_{E} = 0 V$                                                        |                                                                         |  |
| Icc              | Power Supply Current           |     |        | 14   | mA   | $V_{CC} = MAX, V_{E} = 4.5 V$                                                      |                                                                         |  |

Note 1: Not more than one output should be shorted at a time, nor for more than 1 second.

## AC CHARACTERISTICS (T\_A = 25°C, $V_{CC}$ = 5.0 V) See SN74LS251 for Waveforms

|                                      |                                        | Limits |          |          |      |                 |                                               |
|--------------------------------------|----------------------------------------|--------|----------|----------|------|-----------------|-----------------------------------------------|
| Symbol                               | Parameter                              | Min    | Тур      | Max      | Unit | Test Conditions |                                               |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay,<br>Data to Output   |        | 17<br>13 | 25<br>20 | ns   | Figure 1        |                                               |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay,<br>Select to Output |        | 30<br>21 | 45<br>32 | ns   | Figure 1        | $C_L = 45 \text{ pF},$ $R_L = 667 \Omega$     |
| t <sub>PZH</sub>                     | Output Enable Time                     |        | 15<br>15 | 28<br>23 | ns   | Figures 4, 5    |                                               |
| t <sub>PHZ</sub>                     | Output Disable Time                    |        | 27<br>18 | 41<br>27 | ns   | Figures 3, 5    | $C_L = 5.0 \text{ pF},$<br>$R_L = 667 \Omega$ |

#### **PACKAGE DIMENSIONS**

#### **N SUFFIX** PLASTIC PACKAGE CASE 648-08 ISSUE R



- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
  2. CONTROLLING DIMENSION: INCH.
  3. DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL.
  4. DIMENSION B DOES NOT INCLUDE MOLD FLASH.
  5. ROUNDED CORNERS OPTIONAL.

|     | INC   | HES   | MILLIN   | IETERS |  |
|-----|-------|-------|----------|--------|--|
| DIM | MIN   | MAX   | MIN      | MAX    |  |
| Α   | 0.740 | 0.770 | 18.80    | 19.55  |  |
| В   | 0.250 | 0.270 | 6.35     | 6.85   |  |
| С   | 0.145 | 0.175 | 3.69     | 4.44   |  |
| D   | 0.015 | 0.021 | 0.39     | 0.53   |  |
| F   | 0.040 | 0.70  | 1.02     | 1.77   |  |
| G   | 0.100 | BSC   | 2.54 BSC |        |  |
| Н   | 0.050 | BSC   | 1.27 BSC |        |  |
| J   | 0.008 | 0.015 | 0.21     | 0.38   |  |
| K   | 0.110 | 0.130 | 2.80     | 3.30   |  |
| L   | 0.295 | 0.305 | 7.50     | 7.74   |  |
| М   | 0°    | 10 °  | 0°       | 10 °   |  |
| S   | 0.020 | 0.040 | 0.51     | 1.01   |  |

#### **PACKAGE DIMENSIONS**

#### **D SUFFIX** PLASTIC SOIC PACKAGE CASE 751B-05 **ISSUE J**



#### NOTES:

- NOTES:

  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.

  2. CONTROLLING DIMENSION: MILLIMETER.

  3. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION.

  4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE.

  5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.

|     | MILLIN | IETERS  | INCHES    |       |  |  |  |  |
|-----|--------|---------|-----------|-------|--|--|--|--|
| DIM | MIN    | MIN MAX |           | MAX   |  |  |  |  |
| Α   | 9.80   | 10.00   | 0.386     | 0.393 |  |  |  |  |
| В   | 3.80   | 4.00    | 0.150     | 0.157 |  |  |  |  |
| С   | 1.35   | 1.75    | 0.054     | 0.068 |  |  |  |  |
| D   | 0.35   | 0.49    | 0.014     | 0.019 |  |  |  |  |
| F   | 0.40   | 1.25    | 0.016     | 0.049 |  |  |  |  |
| G   | 1.27   | BSC     | 0.050 BSC |       |  |  |  |  |
| J   | 0.19   | 0.25    | 0.008     | 0.009 |  |  |  |  |
| K   | 0.10   | 0.25    | 0.004     | 0.009 |  |  |  |  |
| M   | 0 °    | 7°      | 0°        | 7°    |  |  |  |  |
| Р   | 5.80   | 6.20    | 0.229     | 0.244 |  |  |  |  |
| R   | 0.25   | 0.50    | 0.010     | 0.019 |  |  |  |  |

# **Notes**

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer.

#### PUBLICATION ORDERING INFORMATION

North America Literature Fulfillment:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA **Phone**: 303–675–2175 or 800–344–3860 Toll Free USA/Canada **Fax**: 303–675–2176 or 800–344–3867 Toll Free USA/Canada

Email: ONlit@hibbertco.com

N. American Technical Support: 800–282–9855 Toll Free USA/Canada

EUROPE: LDC for ON Semiconductor - European Support

**German Phone:** (+1) 303–308–7140 (M–F 2:30pm to 5:00pm Munich Time)

Email: ONlit-german@hibbertco.com

French Phone: (+1) 303–308–7141 (M–F 2:30pm to 5:00pm Toulouse Time)

Email: ONlit-french@hibbertco.com

English Phone: (+1) 303–308–7142 (M–F 1:30pm to 5:00pm UK Time)

Email: ONlit@hibbertco.com

ASIA/PACIFIC: LDC for ON Semiconductor – Asia Support

Phone: 303–675–2121 (Tue–Fri 9:00am to 1:00pm, Hong Kong Time) Toll Free from Hong Kong 800–4422–3781

Email: ONlit-asia@hibbertco.com

**JAPAN**: ON Semiconductor, Japan Customer Focus Center 4–32–1 Nishi–Gotanda, Shinagawa–ku, Tokyo, Japan 141–8549

**Phone**: 81–3–5487–8345 **Email**: r14153@onsemi.com

Fax Response Line: 303-675-2167

800-344-3810 Toll Free USA/Canada

ON Semiconductor Website: http://onsemi.com

For additional information, please contact your local

Sales Representative.